STA Lead Engineer

IL

Description

NextSilicon is redefining high-performance computing. Our accelerated compute solutions use intelligent, adaptive algorithms to significantly boost the performance of supercomputers, driving the industry into a new era.

Our unique software-defined hardware architecture enables HPC to deliver on its promise of breakthroughs across advanced research fields — from climate science to artificial intelligence.

At NextSilicon, our work is guided by three core values:


  • Professionalism: We strive for exceptional results through professionalism and unwavering dedication to quality and performance. 
  • Unity: Collaboration is key to success. That's why we foster a work environment where every employee can feel valued and heard. 
  • Impact: We're passionate about developing technologies that make a meaningful impact on industries, communities, and individuals worldwide.

We are looking for  an experienced STA Engineer to join our growing BE team. We are working on the most challenging and interesting ASIC chips.  Come join us and have a big impact on our groundbreaking and innovative designs.

Requirements

  • BSc/MSc in Electrical Engineering/Computer Science.
  • 8+ years of experience in VLSI backend (RTL2GDS).
  • 5+ years experience in STA  (Prime-Time/Signoff).
  • Experience Full chip STA on complex SoCs experience.
  • Expert knowledge and hands-on experience in timing closure & signoff methodologies.
  • Good knowledge of DFT architecture and DFT timing related issues 
  • Good knowledge of Async timing concepts & verification.
  • Good knowledge of the full backend flows from RTL to TO. (Synthesis, FP, PnR , CTS , STA, EM/IR, Chip Integration, high-frequency designs)

Responsibilities

  • Take part in STA activities for blocks,  Sub Systems and Full chip, from definitions to TO
  • Analyze timing results, verify correctness and provide timing budget for the different partitions.
  • Own the timing constraints both for STA and P&R flow.
  • Working closely with architecture, design, PD and DFT teams to make sure timing closure and ensures product success
  • Identify risks and bottlenecks,  work closely with PD, RTL and DFT teams, ensuring convergence throughout various project stages.
  • Participating in design methodology, reviews and tool automation work and definition 
  • As part of this rule you will gain very good understanding of our HPC and AI designs and sub system as well as product targets

NextSilicon is proud to be an Equal Opportunity Employer. We do not discriminate based upon race, religion, color, age, national origin, gender (including pregnancy, childbirth, or related medical conditions), sexual orientation, gender identity, gender expression, genetic information, status as a protected veteran, status as an individual with physical or mental disability, or other applicable legally protected characteristics. This policy applies to all employment practices within our organization, including hiring, recruiting, promotion, termination, layoff, recall, leave of absence, compensation, benefits, training, and apprenticeship. NextSilicon makes hiring decisions based solely on qualifications, merit, and business needs at the time.

Send us your CV
jobs@nextsilicon.com
Good luck!

For any questions please ask us at questions@nextsilicon.com

STAY UP
TO SPEED

Subscribe to NextLetter for exclusive insights on our latest innovations, performance benchmarks, white papers, event highlights, and success stories. Stay in the know!